### Intel<sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller

#### Datasheet

### **Product Features**

- 256 Kbytes on-chip flash program memory
- 40 MHz operation
- Optional clock quadrupler
- Programmable clock output signal (CLKOUT)
- 2 Mbytes of linear address space
- 1.25 Kbytes of register RAM
- 2.75 Kbytes of code RAM
- Register-to-register architecture
- Stack overflow/underflow monitor with user-defined upper and lower stack pointer boundary limits
- Two peripheral interrupt handlers (PIHs) provide direct hardware handling of up to 45 interrupts
- Up to 59 I/O port pins
- Full-duplex serial port with dedicated baud-rate generator
- Enhanced synchronous serial I/O unit (SSIO)
- 16 10-bit A/D channels with auto-scan mode and dedicated results registers
- Controller area network (CAN) 2.0 networking protocol
- Serial debug unit provides read and write access to code RAM with no CPU overhead

- Chip-select unit (CSU)
  - Three chip-select pins
  - Dynamic demultiplexed/multiplexed address/data bus for each chip-select
  - Programmable wait states
     (0, 1, 2, or 3) for each chip-select
  - Programmable bus width (8- or 16-bit) for each chip-select
  - Programmable address range for each chip-select
- Event processor array (EPA)
  - Two flexible 16-bit timer/counters
  - Five high-speed capture/compare channels with a lock feature for noise filtering
  - 10 enhanced high-speed capture/compare channels with period and duty cycle measurement capability, as well as a lock feature for noise filtering
- Complete system development support
- Packaging
  - 132-pin PQFP
  - Temperature Offerings
    - Commercial (0C 70C)
    - Extended (-40C 85C)

The Intel<sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller is the first member of the MCS<sup>®</sup>96 family of microcontrollers to integrate flash memory on-chip. The Intel<sup>®</sup> 88CO196EC, with its integrated flash memory, brings a new level of integration that offers embedded system designers cost-effective solutions.

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OW WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel<sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

AnyPoint, AppChoice, BoardWatch, BunnyPeople, CablePort, Celeron, Chips, CT Media, Dialogic, DM3, EtherExpress, ETOX, FlashFile, i386, i486, i960, iCOMP, InstantIP, Intel, Intel Centrino, Intel Iogo, Intel386, Intel486, Intel740, IntelDX2, IntelDX4, IntelSX2, Intel Create & Share, Intel GigaBlade, Intel InBusiness, Intel Inside, Intel Inside logo, Intel NetBurst, Intel NetMerge, Intel NetStructure, Intel Play, Intel Play logo, Intel SingleDriver, Intel SpeedStep, Intel StrataFlash, Intel TeamStation, Intel Xeon, Intel XScale, IPLink, Itanium, MCS, MMX, MMX logo, Optimizer logo, OverDrive, Paragon, PC Dads, PC Parents, PDCharm, Pentium, Pentium III Xeon, Pentium III Xeon, Performance at Your Command, RemoteExpress, SmartDie, Solutions960, Sound Mark, StorageExpress, The Computer Inside, The Journey Inside, TokenExpress, VoiceBrick, VTune, and Xircom are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © February, 2004, Intel Corporation

# int<sub>el®</sub> Contents

| 1.0     | Produc   | t Overview                                                              | 7  |
|---------|----------|-------------------------------------------------------------------------|----|
|         | 1.1      | Nomenclature Overview                                                   | 8  |
| 2.0     | Pinout.  |                                                                         | 9  |
| 3.0     | Signals  |                                                                         | 11 |
| 4.0     | Addres   | s Map                                                                   | 21 |
| 5.0     | Electric | al Characteristics                                                      | 23 |
|         | 5.1      | DC Characteristics                                                      | 23 |
| 6.0     | Explana  | ation of AC Symbols                                                     | 25 |
|         | 6.1      | AC Characteristics — Multiplexed Bus Mode                               |    |
|         | 6.2      | AC Characteristics — Demultiplexed Bus Mode                             | 30 |
|         | 6.3      | Deferred Bus Timing Mode                                                | 34 |
|         | 6.4      | AC Characteristics — Serial Port, Mode 0                                | 35 |
|         | 6.5      | AC Characteristics — Synchronous Serial Port                            | 36 |
|         | 6.6      | AC Characteristics — Serial Debug Unit                                  | 37 |
|         | 6.7      | A/D Sample and Conversion Times                                         | 38 |
|         |          | 6.7.1 AC Characteristics — A/D Converter, 10-Bit Mode                   | 39 |
|         |          | 6.7.2 AC Characteristics — A/D Converter, 8-Bit Mode                    | 40 |
|         | 6.8      | External Clock Drive                                                    |    |
|         | 6.9      | Test Output Waveforms                                                   | 42 |
|         | 6.10     | Flash Memory Erase Performance                                          |    |
| 7.0     | Therma   | I Characteristics                                                       | 43 |
| Figures |          |                                                                         |    |
|         | 1        | Intel <sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller Block Diagram | 7  |
|         | 2        | Product Nomenclature                                                    |    |

| 2  | Product Nomenclature                                                           |    |
|----|--------------------------------------------------------------------------------|----|
| 3  | Intel <sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller 132-Pin PQFP Package | 9  |
| 4  | System Bus Timing Diagram (Multiplexed Bus Mode)                               | 28 |
| 5  | READY Timing Diagram (Multiplexed Bus Mode)                                    | 29 |
| 6  | System Bus Timing Diagram (Demultiplexed Bus Mode)                             | 32 |
| 7  | READY Timing Diagram (Demultiplexed Bus Mode)                                  | 33 |
| 8  | Deferred Bus Mode Timing Diagram                                               | 34 |
| 9  | Serial Port Waveform — Mode                                                    | 35 |
| 10 | Synchronous Serial Port                                                        | 36 |
| 11 | Serial Debug Unit                                                              | 37 |
| 12 | External Clock Drive Waveforms                                                 | 41 |
| 13 | AC Testing Output Waveforms                                                    | 42 |
| 14 | Float Waveforms During 5.0 Volt Testing                                        | 42 |

### **Tables**

| 1  | Description of Product Nomenclature                                   | 8  |
|----|-----------------------------------------------------------------------|----|
| 2  | Intel <sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller             |    |
|    | 132-Pin PQFP Package Pin Assignments                                  | 10 |
| 3  | Signal Descriptions                                                   | 11 |
| 4  | Intel <sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller Address Map | 21 |
| 5  | DC Characteristics at V <sub>cc</sub> = 4.75 V – 5.25 V               | 23 |
| 6  | AC Timing Symbol Definitions                                          | 25 |
| 7  | AC Characteristics, Multiplexed Bus Mode                              | 26 |
| 8  | AC Characteristics, Demultiplexed Bus Mode                            |    |
| 9  | Serial Port Timing — Mode 0 <sup>†</sup>                              | 35 |
| 10 | Synchronous Serial Port Timing                                        | 36 |
| 11 | Serial Debug Unit Timing                                              |    |
| 12 | 10-bit A/D Operating Conditions                                       |    |
| 13 | 10-Bit Mode A/D Characteristics Over Specified Operating Conditions   | 39 |
| 14 | 8-Bit A/D Operating Conditions                                        |    |
| 15 | 8-Bit Mode A/D Characteristics Over Specified Operating Conditions    | 40 |
| 16 | External Clock Drive                                                  | 41 |
| 17 | Flash Memory Erase Performance                                        |    |
| 18 | Thermal Characteristics                                               |    |

# **Revision History**

| Date          | Revision | Description                                                                                                                                              |
|---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2004 | 001      | Initial release                                                                                                                                          |
| August 2004   | 002      | To address the fact that many of the package prefix variables have changed, all package prefix variables in this document are now indicated with an "x". |

Intel® 88CO196EC

# intel

### 1.0 Product Overview

#### Figure 1. Intel<sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller Block Diagram



The Intel<sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller is highly integrated with an enhanced peripheral set. The integrated CAN 2.0 networking protocol provides for efficient communication to a high-speed CAN bus. The serial debug unit (SDU) provides system debug and development capabilities. The SDU can set a single hardware breakpoint. In addition, the SDU provides read and write access to code RAM through a high-speed, dedicated serial link. A stack overflow/underflow monitor assists in code development by causing a nonmaskable interrupt if the stack pointer crosses a user-defined boundary. The 16-channel A/D converter supports an auto-scan mode that operates with no CPU overhead. Each A/D channel has a dedicated result register. The EPA supports high-speed event captures and output compares with 15 programmable, high-speed channels.

### 1.1 Nomenclature Overview

#### Figure 2. Product Nomenclature



#### Table 1. Description of Product Nomenclature

| Parameter           | Options | Description                                                                                            |  |
|---------------------|---------|--------------------------------------------------------------------------------------------------------|--|
| Temperature Options | x<br>x  | Commercial temperature range (0° C to 70° C case)<br>Extended temperature range (-40° C to 85° C case) |  |
| Program-Memory      | x       | Internal flash memory                                                                                  |  |
| Process Information | С       | CHMOS                                                                                                  |  |
| Product Type        | 0       | Standard Embedded Product                                                                              |  |
| Product Family      | 196EC   |                                                                                                        |  |
| Device Speed        | no mark | 40 MHz                                                                                                 |  |

### 2.0 Pinout

#### Figure 3. Intel<sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller 132-Pin PQFP Package





#### Table 2. Intel<sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller 132-Pin PQFP Package Pin Assignments

| Pin | Name                   | Pin | Name                   | Pin | Name                   |
|-----|------------------------|-----|------------------------|-----|------------------------|
| 1   | ACH7                   | 45  | P6.4/A20/PBUS20        | 89  | P4.5/AD13/PBUS13       |
| 2   | ACH8                   | 46  | P6.5/CS0#/PMODE0       | 90  | P4.4/AD12/PBUS12       |
| 3   | ACH9                   | 47  | P6.6/CS1#/PMODE1       | 91  | P4.3/AD11/PBUS11       |
| 4   | ANGND                  | 48  | P6.7/CS2#/PMODE2       | 92  | P4.2/AD10/PBUS10       |
| 5   | V <sub>REF</sub>       | 49  | V <sub>SS</sub>        | 93  | P4.1/AD9/PBUS9         |
| 6   | V <sub>CC</sub>        | 50  | V <sub>CC</sub>        | 94  | P4.0/AD8/PBUS8         |
| 7   | V <sub>SS</sub>        | 51  | P5.0/ALE/ADV#          | 95  | P3.7/AD7/PBUS7         |
| 8   | ACH10                  | 52  | P5.1/INST              | 96  | P3.6/AD6/PBUS6         |
| 9   | ACH11                  | 53  | P5.2/WR#/WRL#          | 97  | P3.5/AD5/PBUS5         |
| 10  | ACH12                  | 54  | P5.3/RD#               | 98  | P3.4/AD4/PBUS4         |
| 11  | ACH13                  | 55  | P5.4/BREQ#/TMODE0#     | 99  | P3.3/AD3/PBUS3         |
| 12  | ACH14                  | 56  | V <sub>SSPLL</sub>     | 100 | P3.2/AD2/PBUS2         |
| 13  | ACH15                  | 57  | V <sub>CCPLL</sub>     | 101 | P3.1/AD1/PBUS1         |
| 14  | V <sub>SS</sub>        | 58  | XTAL2                  | 102 | P3.0/AD0/PBUS0         |
| 15  | V <sub>CC</sub>        | 59  | XTAL1                  | 103 | EA#                    |
| 16  | P8.0/EPAPWM8/BLK0#     | 60  | V <sub>CC</sub>        | 104 | RESET#                 |
| 17  | P8.1/EPAPWM9/BLK1#     | 61  | P5.5/BHE#/WRH#/TMODE1# | 105 | NMI                    |
| 18  | P8.2/EPA10/T1CLK/BLK2# | 62  | P5.6/READY             | 106 | P9.7                   |
| 19  | P8.3/EPA11/T1RST/BLK3# | 63  | P5.7/RPD               | 107 | P9.6                   |
| 20  | P8.4/EPA12/T2CLK       | 64  | A10                    | 108 | P9.5/SD1               |
| 21  | P8.5/EPA13/T2RST       | 65  | A9                     | 109 | P9.4/SC1/CHS#          |
| 22  | P8.6/EPA14             | 66  | A8                     | 110 | P9.3/SD0               |
| 23  | P8.7                   | 67  | A0                     | 111 | P9.2/SC0               |
| 24  | V <sub>CC</sub>        | 68  | A1                     | 112 | RXCAN                  |
| 25  | V <sub>SS</sub>        | 69  | A2                     |     | TXCAN                  |
| 26  | P7.0/EPAPWM0           | 70  | A3                     | 114 | V <sub>CC</sub>        |
| 27  | P7.1/EPAPWM1           | 71  | A4                     | 115 | V <sub>SS</sub>        |
| 28  | P7.2/EPAPWM2           | 72  | A5                     | 116 | P2.7/CLKOUT/PACT#      |
| 29  | P7.3/EPAPWM3           | 73  | A6                     | 117 | P2.6/HLDA#/ONCE#/CPVER |
| 30  | P7.4/EPAPWM4           | 74  | A7                     | 118 | P2.5 HOLD#             |
| 31  | P7.5/EPAPWM5           | 75  | V <sub>CC</sub>        | 119 | P2.4/AINC#             |
| 32  | P7.6/EPAPWM6           | 76  | V <sub>SS</sub>        | 120 | P2.3                   |
| 33  | P7.7/EPAPWM7           | 77  | PLLEN                  | 121 | P2.2/EXTINT/PROG#      |
| 34  | A15                    | 78  | V <sub>SS</sub>        | 122 | P2.1/RXD/PALE#         |
| 35  | A14                    | 79  | V <sub>SS</sub>        |     | P2.0/TXD               |
| 36  | A13                    | 80  | V <sub>SS</sub>        |     | V <sub>SS</sub>        |
| 37  | A12                    | 81  | CRIN                   | 125 | V <sub>CC</sub>        |
| 38  | V <sub>CC</sub>        | 82  | V <sub>PP</sub>        | 126 | ACH0                   |
| 39  | V <sub>SS</sub>        | 83  | V <sub>SS</sub>        | 127 | ACH1                   |
| 40  | A11                    | 84  | CRDCLK                 | 128 | ACH2                   |
| 41  | P6.0/A16/PBUS16        | 85  | CROUT                  | 129 | ACH3                   |
| 42  | P6.1/A17/PBUS17        | 86  | CRBUSY#                | 130 | ACH4                   |
| 43  | P6.2/A18/PBUS18        | 87  | P4.7/AD15/PBUS15       | 131 | ACH5                   |
| 44  | P6.3/A19/PBUS19        | 88  | P4.6/AD14/PBUS14       | 132 | ACH6                   |

### 3.0 Signals

#### Table 3.Signal Descriptions (Sheet 1 of 9)

| Name    | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |      | System Address Bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A15:0   | 0    | These address pins provide address bits 0–15 during the entire external memory cycle during both multiplexed and demultiplexed bus modes.                                                                                                                                                                                                                                                                                                                                                                                                     |
|         |      | Address Pins 16–20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A20:16  | 0    | These address pins provide address bits 16–20 during the entire external memory cycle during both multiplexed and demultiplexed bus modes, supporting extended addressing of the 2-Mbyte address space.<br><b>NOTE:</b> Internally, there are 24 address bits; however, only 21 external address pins (A20:0) are implemented. The internal address space is 16 Mbytes (000000–FFFFFFH) and the external address space is 2 Mbytes (000000–1FFFFFFH). The microcontroller resets to FF2080H in internal memory or 1F2080H in external memory. |
|         |      | A20:16 share package pins with P6.4:0 and PBUS20:16.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |      | Analog Channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ACH15:0 | I    | These signals are analog inputs to the A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         |      | The ANGND and V <sub>REF</sub> pins must be connected for the A/D converter to function.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         |      | Address/Data Lines                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         |      | The function of these pins depends on the bus width and mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         |      | 16-bit Multiplexed Bus Mode:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         |      | AD15:0 drive address bits 0–15 during the first half of the bus cycle and drive or receive data during the second half of the bus cycle.<br>8-bit Multiplexed Bus Mode:                                                                                                                                                                                                                                                                                                                                                                       |
| AD15:0  | I/O  | AD15:8 drive address bits 8–15 during the entire bus cycle. AD7:0 drive address bits 0–7 during the first half of the bus cycle and drive or receive data during the second half of the bus cycle.                                                                                                                                                                                                                                                                                                                                            |
|         |      | 16-bit Demultiplexed Mode:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         |      | AD15:0 drive or receive data during the entire bus cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         |      | 8-bit Demultiplexed Mode:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         |      | AD7:0 drive or receive data during the entire bus cycle. AD15:8 drive the data that is currently on the high byte of the internal bus.                                                                                                                                                                                                                                                                                                                                                                                                        |
|         |      | AD15:8 share package pins with P4.7:0. AD7:0 share package pins with P3.7:0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         |      | Address Valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ADV#    | 0    | This active-low output signal is asserted only during external memory accesses.<br>ADV# indicates that valid address information is available on the system<br>address/data bus. The signal remains low while a valid bus cycle is in progress and is<br>returned high as soon as the bus cycle completes.                                                                                                                                                                                                                                    |
|         |      | An external latch can use this signal to demultiplex the address from the address/data bus. A decoder can also use this signal to generate chip selects for external memory. ADV# shares a package pin with P5.0 and ALE.                                                                                                                                                                                                                                                                                                                     |
|         |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         |      | Auto Increment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| AINC#   | I    | During slave programming, this active-low input enables the auto-increment feature.<br>(Auto increment allows reading or writing of sequential flash memory locations,<br>without requiring address transactions across the programming bus for each read or<br>write.) AINC# is sampled after each location is programmed or dumped. If AINC# is<br>asserted, the address is incremented and the next data word is programmed or<br>dumped.                                                                                                  |
|         |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### Table 3.Signal Descriptions (Sheet 2 of 9)

| Name    | Туре                                                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|---------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|         |                                                                                                         | Address Latch Enable                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| ALE     | 0                                                                                                       | This active-high output signal is asserted only during external memory cycles. ALE signals the start of an external bus cycle and indicates that valid address information is available on the system address/data bus.                                                                                                                                                                                                                                            |  |
|         |                                                                                                         | An external latch can use this signal to demultiplex address bits 0–15 from the address/data bus in multiplexed mode.                                                                                                                                                                                                                                                                                                                                              |  |
|         |                                                                                                         | ALE shares a package pin with P5.0 and ADV#.                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|         |                                                                                                         | Analog Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| ANGND   | D GND ANGND must be connected for A/D converter operation. ANGND and V nominally at the same potential. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|         |                                                                                                         | Byte High Enable <sup>†</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|         |                                                                                                         | During 16-bit bus cycles, this active-low output signal is asserted for word and high-byte reads and writes to external memory. BHE# indicates that valid data is being transferred over the upper half of the system data bus. Use BHE#, in conjunction with address bit 0 (A0 for a demultiplexed address bus, AD0 for a multiplexed address/data bus), to determine which memory byte is being transferred over the system bus:                                 |  |
| BHE#    | 0                                                                                                       | BHE# AD0 or A0 Byte(s) Accessed                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|         |                                                                                                         | 00both bytes01high byte only10low byte only                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|         |                                                                                                         | BHE# shares a package pin with P5.5, TMODE1# and WRH#.                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|         |                                                                                                         | When this pin is configured as a special-function signal (P5_MODE.5 = 1), the chip configuration register 0 (CCR0) determines whether it functions as BHE# or WRH#. CCR0.2 = 1 selects BHE#; CCR0.2 = 0 selects WRH#.                                                                                                                                                                                                                                              |  |
|         |                                                                                                         | Block x Active.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|         |                                                                                                         | When active, these signals indicate that programming of data is occurring within the corresponding flash memory address range or that the corresponding physical block is being erased. The address range and physical block associated with the BLK <i>x</i> # signals are as follows:                                                                                                                                                                            |  |
| BLK3:0# | 0                                                                                                       | Address RangePhysical BlockBLK0#FC0000-FCFFFFHeven bytes at FC0000-FDFFFEHBLK1#FD0000-FDFFFFHodd bytes at FC0001-FDFFFFHBLK2#FE0000-FEFFFFHeven bytes at FE0000-FFFFFEHBLK3#FF0000-FFFFFFHodd bytes at FE0001-FFFFFFH                                                                                                                                                                                                                                              |  |
|         |                                                                                                         | During test-ROM execution mode, the contents of pages FFH and FBH are swapped.                                                                                                                                                                                                                                                                                                                                                                                     |  |
|         |                                                                                                         | BLK1:0# shares a package pin with P8.1:0 and EPAPWM9:8. BLK2# shares a package pin with P8.2, EPA10, and T1CLK. BLK3# shares a package pin with P8.3, EPA11, and T1RST.                                                                                                                                                                                                                                                                                            |  |
|         |                                                                                                         | Bus Request                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| BREQ#   | ο                                                                                                       | This active-low output signal is asserted during a hold cycle when the bus controller has a pending external memory cycle. When the bus-hold protocol is enabled (WSR.7 is set), the P5.4/BREQ# pin can function only as BREQ#, regardless of the configuration selected through the port configuration registers (P5_MODE, P5_DIR, and P5_REG). An attempt to change the pin configuration is ignored until the bus-hold protocol is disabled (WSR.7 is cleared). |  |
|         |                                                                                                         | The microcontroller can assert BREQ# at the same time as or after it asserts HLDA#.<br>Once it is asserted, BREQ# remains asserted until HOLD# is deasserted.                                                                                                                                                                                                                                                                                                      |  |
|         |                                                                                                         | BREQ# shares a package pin with P5.4 and TMODE0#.                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|         |                                                                                                         | Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| CLKOUT  | 0                                                                                                       | Output of the internal clock generator. You can select one of four frequencies: f/2, f/4, f/8, or f/16. CLKOUT has a 50% duty cycle.                                                                                                                                                                                                                                                                                                                               |  |
|         |                                                                                                         | CLKOUT shares a package pin with P2.7 and PACT#.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |

#### Table 3.Signal Descriptions (Sheet 3 of 9)

| Name      | Туре | Description                                                                                                                                                                                                                                                                                                                                            |
|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |      | Cumulative Program Verification                                                                                                                                                                                                                                                                                                                        |
| CPVER     | 0    | During slave or UPROM programming, a high signal indicates that the program operation was successful, while a low signal indicates that an error occurred during the program operation.                                                                                                                                                                |
|           |      | CPVER shares a package pin with P2.6, HLDA#, and ONCE#.                                                                                                                                                                                                                                                                                                |
|           |      | Code RAM Busy                                                                                                                                                                                                                                                                                                                                          |
| CRBUSY#   | 0    | When active, this signal indicates that the serial debug unit (SDU) is busy processing a code RAM command. No data can be transferred during this time.                                                                                                                                                                                                |
| CRDCLK    | I    | Code RAM Clock<br>Provides the clock signal for the serial debug unit (SDU). The maximum clock<br>frequency equals one-half the operating frequency (f/2).                                                                                                                                                                                             |
|           |      | Code RAM Data Input                                                                                                                                                                                                                                                                                                                                    |
| CRIN      | I    | Serial input for test instructions and data into the serial debug unit (SDU). Data is transferred in 8-bit bytes with the most-significant bit (MSB) first. Each byte is sampled on the rising edge of CRDCLK.                                                                                                                                         |
|           |      | Code RAM Data Output                                                                                                                                                                                                                                                                                                                                   |
| CROUT     | 0    | Serial output for data from the serial debug unit (SDU). Data is transferred in 8-bit bytes with the most-significant bit (MSB) first. Each byte is valid on the rising edge of CRDCLK.                                                                                                                                                                |
|           |      | Chip-select Lines 0–2                                                                                                                                                                                                                                                                                                                                  |
| CS2:0#    | о    | The active-low output CS <i>x</i> # is asserted during an external memory cycle when the address to be accessed is in the range programmed for chip select <i>x</i> . If the external memory address is outside the range assigned to the three chip selects, no chip-select output is asserted and the bus configuration defaults to the CS2# values. |
|           |      | Immediately following reset, CS0# is automatically assigned to the range (1F2000–1F20FFH if external).                                                                                                                                                                                                                                                 |
|           |      | CS2:0# share package pins with P6.7:5 and PMODE2:0.                                                                                                                                                                                                                                                                                                    |
|           |      | External Access                                                                                                                                                                                                                                                                                                                                        |
| EA#       | I    | This input determines whether memory accesses to flash program memory partitions (FC0000–FFFFFH) are directed to internal or external memory. These accesses are directed to internal flash memory if EA# is held high and to external memory if EA# is held low. For an access to any other memory location, the value of EA# is irrelevant.          |
|           |      | EA# is sampled and latched only on the rising edge of RESET#. Changing the level of EA# after reset has no effect. Always connect EA# to $V_{SS}$ when using a microcontroller that has no internal nonvolatile memory or $V_{CC}$ when using the internal flash memory.                                                                               |
|           |      | Event Processor Array (EPA) Capture/Compare Channels                                                                                                                                                                                                                                                                                                   |
| EPA14:10  | I/O  | High-speed input/output signals for the EPA capture/compare channels.                                                                                                                                                                                                                                                                                  |
|           |      | EPA14:10 share package pins with the following signals: EPA10/P8.2/T1CLK/BLK2#, EPA11/P8.3/T1RST/BLK3#, EPA12/P8.4/T2CLK, EPA13/P8.5/T2RST, EPA14/P8.6.                                                                                                                                                                                                |
|           |      | Event Processor Array (EPA) PWM Receiver/Transmitter Channels                                                                                                                                                                                                                                                                                          |
| EPAPWM9:0 | I/O  | High-speed input/output signals for the enhanced EPA PWM receiver/transmitter channels.<br>EPAPWM9:8 share package pins with P8.1:0 and BLK1:0#. EPAPWM7:0 share package pins with P7.7:0.                                                                                                                                                             |

#### Table 3.Signal Descriptions (Sheet 4 of 9)

| Name   | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |      | External Interrupt<br>In normal operating mode, a rising edge on EXTINT sets the EXTINT interrupt<br>pending bit. EXTINT is sampled during phase 2 (CLKOUT high). The minimum high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| EXTINT | I    | time is one state time.<br>In powerdown mode, asserting the EXTINT signal for at least 50 ns causes the device to resume normal operation. The interrupt does not need to be enabled, but the pin must be configured as a special-function input. If the EXTINT interrupt is enabled, the CPU executes the interrupt service routine. Otherwise, the CPU executes the instruction that immediately follows the command that invoked the power-saving mode.                                                                                                                                                                                                                                                                                                                                         |
|        |      | In idle mode, asserting any enabled interrupt causes the device to resume normal operation.<br>EXTINT shares a package pin with P2.2 and PROG#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|        |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| HLDA#  | 0    | Bus Hold Acknowledge<br>The HLDA# pin is used in systems with more than one processor using the system<br>bus. The microcontroller asserts HLDA# to indicate that it has released the bus in<br>response to HOLD# and another processor can take control. (This signal is active low<br>to avoid misinterpretation by external hardware immediately after reset.)                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|        |      | When the bus-hold protocol is enabled (WSR.7 is set), the P2.6/HLDA# pin can function only as HLDA#, regardless of the configuration selected through the port configuration registers (P2_MODE, P2_DIR, and P2_REG). An attempt to change the pin configuration is ignored until the bus-hold protocol is disabled (WSR.7 is cleared).                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|        |      | Bus Hold Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| HOLD#  | I    | An external device uses this active-low input signal to request control of the bus.<br>When the bus-hold protocol is enabled (WSR.7 is set), the P2.5/HOLD# pin can<br>function only as HOLD#, regardless of the configuration selected through the port<br>configuration registers (P2_MODE, P2_DIR, and P2_REG). An attempt to change the<br>pin configuration is ignored until the bus-hold protocol is disabled (WSR.7 is cleared).<br>If P2.5 is configured as a general-purpose I/O signal, the device does not recognize<br>signals on this pin as HOLD#. Instead, the bus controller receives an internal HOLD<br>signal. This enables the device to access the external bus while it is performing I/O at<br>P2.5.                                                                        |
|        |      | Instruction Fetch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| INST   | ο    | When high, INST indicates that an instruction is being fetched from external memory.<br>The signal remains high during the entire bus cycle of an external instruction fetch.<br>INST is low for data accesses, including interrupt vector fetches and chip<br>configuration byte reads. INST is low during internal memory fetches.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        |      | INST shares a package pin with P5.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| NMI    | I    | Nonmaskable Interrupt<br>In normal operating mode, a rising edge on NMI generates a nonmaskable interrupt.<br>NMI has the highest priority of all prioritized interrupts. Assert NMI for greater than<br>one state time to guarantee that it is recognized.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ONCE#  | I    | On-circuit Emulation<br>Holding ONCE# low during the rising edge of RESET# places the microcontroller into<br>on-circuit emulation (ONCE) mode. This mode puts all pins into a high-impedance<br>state, thereby isolating the microcontroller from other components in the system. The<br>value of ONCE# is latched when the RESET# pin goes inactive. While the<br>microcontroller is in ONCE mode, you can debug the system using a clip-on emulator.<br>To exit ONCE mode, reset the microcontroller by pulling the RESET# signal low. To<br>prevent inadvertent entry into ONCE mode, either configure this pin as an output or<br>hold it high during reset and ensure that your system meets the V <sub>IH</sub> specification.<br>ONCE# shares a package pin with P2.6, TMODE1#, and CPVER. |

#### Table 3.Signal Descriptions (Sheet 5 of 9)

| Name   | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |      | Port 2                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P2.7:0 |      | This is a standard, 8-bit, bidirectional port that shares package pins with individually selectable special-function signals.                                                                                                                                                                                                                                                                                                               |
|        | I/O  | P2.6 is multiplexed with the ONCE function. If you choose to configure this pin as an input, always hold it high during reset and ensure that your system meets the $V_{\rm IH}$ specification to prevent inadvertent entry into ONCE mode.                                                                                                                                                                                                 |
|        |      | Port 2 shares package pins with the following signals: P2.0/TXD, P2.1/RXD/PALE#, P2.2/EXTINT/PROG#, P2.4/AINC#, P2.5 HOLD# P2.6/ONCE#/CPVER, HLDA#, and P2.7/CLKOUT/PACT#.                                                                                                                                                                                                                                                                  |
|        |      | P2.3 is a dedicated general-purpose I/O signal.                                                                                                                                                                                                                                                                                                                                                                                             |
|        |      | Port 3                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P3.7:0 | I/O  | This is a memory-mapped, 8-bit, bidirectional port with programmable open-drain or complementary output modes. The pins are shared with the multiplexed address/data bus, which has complementary drivers.                                                                                                                                                                                                                                  |
|        |      | P3.7:0 share package pins with AD7:0 and PBUS7:0.                                                                                                                                                                                                                                                                                                                                                                                           |
|        |      | Port 4                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P4.7:0 | I/O  | This is a memory-mapped, 8-bit, bidirectional port with programmable open-drain or complementary output modes. The pins are shared with the multiplexed address/data bus, which has complementary drivers.                                                                                                                                                                                                                                  |
|        |      | P4.7:0 share package pins with AD15:8 and PBUS15:8.                                                                                                                                                                                                                                                                                                                                                                                         |
|        |      | Port 5                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P5.7:0 | I/O  | This is a memory-mapped, 8-bit, bidirectional port that shares package pins with individually selectable control signals. P5.4 shares a package pin with TMODE0#. If this pin is held low during reset, the device will enter a test mode. To prevent inadvertent entry into a reserved test mode, either configure this pin as an output or hold it high during reset and ensure that your system meets the V <sub>IH</sub> specification. |
|        |      | Port 5 shares package pins with the following signals: P5.0/ALE/ADV#, P5.1/INST, P5.2/WR#/WRL#, P5.3/RD#, P5.4/BREQ#/TMODE0#, P5.5/BHE#/WRH#, P5.6/READY, and P5.7/RPD.                                                                                                                                                                                                                                                                     |
|        |      | Port 6                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| D6 7:0 | ο    | This is a standard, 8-bit, bidirectional port individually selectable special-function signals.                                                                                                                                                                                                                                                                                                                                             |
| P6.7:0 |      | Port 6 shares package pins with the following signals: P6.0/A16/PBUS16, P6.1/A17/PBUS17, P6.2/A18/PBUS18, P6.3/A19/PBUS19, P6.4/A20/PBUS20, P6.5/CS0#/PMODE0, P6.6/CS1#/PMODE1, and P6.7/CS2#/PMODE2.                                                                                                                                                                                                                                       |
|        |      | Port 7                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P7.7:0 | I/O  | This is a standard, 8-bit, bidirectional port that shares package pins with individually selectable special-function signals.                                                                                                                                                                                                                                                                                                               |
|        |      | P7.7:0 share package pins with EPAPWM7:0.                                                                                                                                                                                                                                                                                                                                                                                                   |
|        |      | Port 8                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|        | I/O  | This is a standard, 8-bit, bidirectional port that shares package pins with individually selectable special-function signals.                                                                                                                                                                                                                                                                                                               |
| P8.7:0 |      | Port 8 shares package pins with the following signals: P8.0/EPAPWM8/BLK0#, P8.1/EPAPWM9/BLK1#, P8.2/EPA10/T1CLK/BLK2#, P8.3/EPA11/T1RST/BLK3#, P8.4/EPA12/T2CLK, P8.5/EPA13/T2RST, P8.6/EPA14.                                                                                                                                                                                                                                              |
|        |      | P8.7 is a dedicated general-purpose I/O signal.                                                                                                                                                                                                                                                                                                                                                                                             |



#### Table 3.Signal Descriptions (Sheet 6 of 9)

| Name     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| P9.7:2   | I/O  | Port 9<br>This is a standard, 6-bit, bidirectional port that shares package pins with individually<br>selectable special-function signals.<br>Port 9 shares package pins with the following signals: P9.2/SC0, P9.3/SD0,<br>P9.4/SC1, and P9.5/SD1.<br>P9.6 and P9.7 are dedicated general-purpose I/O signals.                                                                                                                                                                                                                                                                                                                                                          |  |  |
| PACT#    | 0    | rogramming Active<br>uring slave or UPROM programming, a low signal indicates that programming is in<br>rogress, while a high signal indicates that the operation is complete.<br>ACT# shares a package pin with P2.7 and CLKOUT.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| PALE#    | I    | Programming ALE<br>During slave or UPROM programming, a falling edge causes the microcontroller to<br>read the programming bus.<br>PALE# is multiplexed with P2.1 and RXD.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| PBUS20:0 | I/O  | Address/Command/Data Bus<br>Address and data input/output bus during slave and UPROM programming.<br>PBUS20:16 share package pins with A20:16 and P6.4:0; PBUS15:8 share package<br>pins with AD15:8 and P4.7:0; PBUS7:0 share package pins with AD7:0 and P3.7:0.                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| PLLEN    | I    | Phase-locked Loop Enable<br>This active-high input pin enables the on-chip clock multiplier. This pin should be tied<br>to $V_{CC}$ to activate the $P_{LL}$ or $V_{SS}$ to disable the $P_{LL}$ . The state of the PLL can only be<br>changed at the time of reset.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| PMODE2:0 | I    | Programming Mode Select<br>These pins, along with the TMODE1:0# pins, determine the programming mode.<br>PMODE2:0 are sampled after a device reset and must be static while the<br>microcontroller is operating.<br>PMODE2:0 share package pins with P6.7:5 and CS2:0#.                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| PROG#    | I    | Programming Start<br>During programming, a falling edge latches data on the programming bus and begins<br>programming, while a rising edge ends programming. The current location is<br>programmed with the same data as long as PROG# remains asserted, so the data on<br>the programming bus must remain stable while PROG# is active.<br>During a word dump, a falling edge causes the contents of a flash memory location to<br>be output on the PBUS, while a rising edge ends the data transfer.<br>PROG# shares a package pin with P2.2 and EXTINT.                                                                                                               |  |  |
| RD#      | 0    | Read<br>Read-signal output to external memory. RD# is asserted only during external memory<br>reads.<br>RD# shares a package pin with P5.3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| READY    | I    | Ready Input<br>This active-high input can be used to insert wait states in addition to those<br>programmed in the chip configuration byte 0 (CCB0) and the bus control <i>x</i> regist<br>(BUSCON <i>x</i> ). CCB0 is programmed with the minimum number of wait states (0–3)<br>an external fetch of CCB1, and BUSCON <i>x</i> is programmed with the minimum num<br>of wait states (0–3) for all external accesses to the address range assigned to th<br>chip-select <i>x</i> channel. If READY is low when the programmed number of wait states<br>is reached, additional wait states are added until READY is pulled high.<br>READY shares a package pin with P5.6. |  |  |

#### Table 3.Signal Descriptions (Sheet 7 of 9)

| Name   | Туре | Description                                                                                                                                                                                                                                      |  |  |  |  |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|        |      | Reset                                                                                                                                                                                                                                            |  |  |  |  |
| RESET# | I/O  | A level-sensitive reset input to, and an open-drain system reset output from, the microcontroller. Either a falling edge on RESET# or an internal reset turns on a pull-down transistor connected to the RESET# pin for 16 state times.          |  |  |  |  |
|        |      | In the powerdown and idle modes, asserting RESET# causes the microcontroller to reset and return to normal operating mode. After a reset, the first instruction fetch is from FF2080H (or 1F2080H in external memory).                           |  |  |  |  |
|        |      | Return from Powerdown                                                                                                                                                                                                                            |  |  |  |  |
|        |      | Timing pin for the return-from-powerdown circuit.                                                                                                                                                                                                |  |  |  |  |
|        |      | If your application uses powerdown mode, connect a capacitor between RPD and $V_{\rm SS}$ if <b>either</b> of the following conditions are true.                                                                                                 |  |  |  |  |
|        |      | The internal oscillator is the clock source                                                                                                                                                                                                      |  |  |  |  |
|        |      | The phase-locked loop (PLL) circuitry is enabled (see PLLEN signal description)                                                                                                                                                                  |  |  |  |  |
| RPD    | I    | The capacitor causes a delay that enables the oscillator and PLL circuitry to stabilize before the internal CPU and peripheral clocks are enabled. Refer to the "Special Operating Modes" chapter of the for details on selecting the capacitor. |  |  |  |  |
|        |      | The capacitor is not required if your application uses powerdown mode and if <b>both</b> of the following conditions are true.                                                                                                                   |  |  |  |  |
|        |      | An external clock input is the clock source                                                                                                                                                                                                      |  |  |  |  |
|        |      | The phase-locked loop circuitry is disabled                                                                                                                                                                                                      |  |  |  |  |
|        |      | If your application does not use powerdown mode, leave this pin unconnected.                                                                                                                                                                     |  |  |  |  |
|        |      | RPD shares a package pin with P5.7.                                                                                                                                                                                                              |  |  |  |  |
|        |      | Receive CAN Message                                                                                                                                                                                                                              |  |  |  |  |
| RXCAN  | I    | This signal carries messages from other nodes on the CAN bus to the integrated CAN controller.                                                                                                                                                   |  |  |  |  |
|        |      | Receive Serial Data                                                                                                                                                                                                                              |  |  |  |  |
| RXD    | I/O  | In modes 1, 2, and 3, RXD receives serial port input data. In mode 0, it functions as either an input or an open-drain output for data.                                                                                                          |  |  |  |  |
|        |      | RXD shares a package pin with P2.1 and PALE#.                                                                                                                                                                                                    |  |  |  |  |
|        |      | Clock Pins for SSIO0 and 1                                                                                                                                                                                                                       |  |  |  |  |
| SC1:0  | I/O  | In standard mode, SC0 is the serial clock pin for channel 0 and SC1 is the serial clock pin for channel 1. In duplex and channel-select modes, SC0 is the serial clock pin for both channels 0 and 1 and SC1 is not available.                   |  |  |  |  |
|        |      | SC0 shares a package pin with P9.2, and SC1 shares a package pin with P9.4.                                                                                                                                                                      |  |  |  |  |
|        |      | Data Pins for SSIO0 and 1                                                                                                                                                                                                                        |  |  |  |  |
| SD1:0  | I/O  | These pins are the data I/O pins for SSIO0 and 1. For transmissions, configure SD <i>x</i> as a complementary output signal. For receptions, configure SD <i>x</i> as a high-impedance input signal.                                             |  |  |  |  |
|        |      | SD0 shares a package pin with P9.3, and SD1 shares a package pin with P9.5.                                                                                                                                                                      |  |  |  |  |
|        |      | Timer 1 External Clock                                                                                                                                                                                                                           |  |  |  |  |
| T1CLK  | I    | External clock for timer 1. Timer 1 is programmable to increment or decrement on the rising edge, the falling edge, or both rising and falling edges of T1CLK.                                                                                   |  |  |  |  |
|        |      | T1CLK shares a package pin with P8.2, EPA10, and BLK2#.                                                                                                                                                                                          |  |  |  |  |
|        |      | Timer 2 External Clock                                                                                                                                                                                                                           |  |  |  |  |
| T2CLK  | I    | External clock for timer 2. Timer 2 is programmable to increment or decrement on the rising edge, the falling edge, or both rising and falling edges of T2CLK. and                                                                               |  |  |  |  |
|        | ·    | External clock for the serial I/O baud-rate generator input (program selectable).<br>T2CLK shares a package pin with P8.4 and EPA12.                                                                                                             |  |  |  |  |
|        |      |                                                                                                                                                                                                                                                  |  |  |  |  |

#### Table 3.Signal Descriptions (Sheet 8 of 9)

| Name               | Туре                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| T1RST              | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Timer 1 External Reset<br>External reset for timer 1. Timer 1 is programmable to reset on the rising edge, the<br>falling edge, or both rising and falling edges of T1RST.<br>T1RST shares a package pin with P8.3, EPA11, and BLK3#.                                                                                                                                                                                                                                        |  |  |  |  |
| T2RST              | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Timer 2 External Reset<br>External reset for timer 2. Timer 2 is programmable to reset on the rising edge, the<br>falling edge, or both rising and falling edges of T2RST.<br>T2RST shares a package pin with P8.5 and EPA13.                                                                                                                                                                                                                                                |  |  |  |  |
| TMODE1:0#          | Test-Mode Entry<br>If these pins are held low during reset, the microcontroller will enter a test mode. The<br>value of several other pins defines the actual test mode. All test modes, except<br>TROM execution, are reserved for Intel factory use. If you choose to configure these<br>signals as inputs, always hold them high during reset and ensure that your system<br>meets the V <sub>IH</sub> specification to prevent inadvertent entry into test mode.<br>TMODE0# shares a package pin with P5.4 and BREQ#; TMODE1# shares a<br>package pin with P5.5, BHE#, WRH#. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| TXCAN              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Transmit CAN Message<br>This signal carries messages from the integrated CAN controller to other nodes on<br>the CAN bus.                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| TXD                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Transmit Serial Data<br>In serial I/O modes 1, 2, and 3, TXD transmits serial port output data. In mode 0, it is<br>the serial clock output.<br>TXD shares a package pin with P2.0.                                                                                                                                                                                                                                                                                          |  |  |  |  |
| V <sub>CC</sub>    | PWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Digital Supply Voltage Connect each $V_{CC}$ pin to the digital supply voltage.                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| V <sub>CCPLL</sub> | PWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Digital Supply Voltage for the Phase-locked Loop (PLL) Circuitry Connect this pin to the digital supply voltage. $V_{CCPLL}$ and $V_{CC}$ should be nominally at the same voltage.                                                                                                                                                                                                                                                                                           |  |  |  |  |
| V <sub>PP</sub>    | PWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Programming Voltage During Flash Program/Erase, the V <sub>PP</sub> pin is typically at +12 V (V <sub>PP</sub> voltage). During normal operation the V <sub>PP</sub> pin is tied to V <sub>SS</sub> .                                                                                                                                                                                                                                                                        |  |  |  |  |
| V <sub>REF</sub>   | PWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Reference Voltage for the A/D Converter<br>This pin supplies operating voltage to the A/D converter.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| V <sub>SS</sub>    | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Digital Circuit Ground<br>These pins supply ground for the digital circuitry. Connect each V <sub>SS</sub> pin to ground<br>through the lowest possible impedance path.                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| V <sub>SSPLL</sub> | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Digital Circuit Ground for the Phase-locked Loop (PLL) Circuitry<br>Connect this pin to ground through the lowest possible impedance path. $V_{SSPLL}$ and<br>$V_{SS}$ should be nominally at the same potential.                                                                                                                                                                                                                                                            |  |  |  |  |
| WR#                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>Write<sup>†</sup></li> <li>This active-low output indicates that an external write is occurring. This signal is asserted only during external memory writes.</li> <li>WR# shares a package pin with P5.2 and WRL#.</li> <li><sup>†</sup>When this pin is configured as a special-function signal (P5_MODE.2 = 1), the cr configuration register 0 (CCR0) determines whether it functions as WR# or WRL# CCR0.2 = 1 selects WR#; CCR0.2 = 0 selects WRL#.</li> </ul> |  |  |  |  |

#### Table 3.Signal Descriptions (Sheet 9 of 9)

| Name  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| WRH#  | 0    | Write High <sup>†</sup><br>During 16-bit bus cycles, this active-low output signal is asserted for high-byte writes<br>and word writes to external memory. During 8-bit bus cycles, WRH# is asserted for all<br>write operations.<br>WRH# shares a package pin with P5.5 and BHE#.                                                                                                                                                                                                                                        |  |  |  |  |
|       |      | † When this pin is configured as a special-function signal (P5_MODE.5 = 1), the chip configuration register 0 (CCR0) determines whether it functions as BHE# or WRH#. CCR0.2 = 1 selects BHE#; CCR0.2 = 0 selects WRH#.                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| WRL#  | 0    | Write Low <sup>†</sup><br>During 16-bit bus cycles, this active-low output signal is asserted for low-byte writes<br>and word writes to external memory. During 8-bit bus cycles, WRL# is asserted for all<br>write operations.<br>WRL# shares a package pin with P5.2 and WR#.<br><sup>†</sup> When this pin is configured as a special-function signal (P5_MODE.2 = 1), the chip<br>configuration register 0 (CCR0) determines whether it functions as WR# or WRL#.<br>CCR0.2 = 1 selects WR#; CCR0.2 = 0 selects WRL#. |  |  |  |  |
| XTAL1 | I    | Input Crystal/Resonator or External Clock Input<br>Input to the on-chip oscillator and the internal clock generators. The internal clock<br>generators provide the peripheral clocks, CPU clock, and CLKOUT signal. When<br>using an external clock source instead of the on-chip oscillator, connect the clock<br>input to XTAL1. The external clock signal must meet the V <sub>IH</sub> specification for XTAL1.                                                                                                       |  |  |  |  |
| XTAL2 | 0    | Inverted Output for the Crystal/Resonator<br>Output of the on-chip oscillator inverter. Leave XTAL2 floating when the design uses<br>an external clock source instead of the on-chip oscillator.                                                                                                                                                                                                                                                                                                                          |  |  |  |  |

Intel<sup>®</sup> 88CO196EC

# intel

### 4.0 Address Map

#### Table 4. Intel<sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller Address Map (Sheet 1 of 2)

| Hex<br>Address   | Description                                                                                                                              | Addressing Modes<br>for Data Accesses              |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| FFFFFF<br>FF2140 | Internal flash program memory or external program memory (Notes 1 and 2)                                                                 | Extended                                           |
| FF213F<br>FF20C0 | Internal flash special-purpose memory or external special-purpose memory (PIH vectors) (Notes 1 and 2)                                   | Extended                                           |
| FF20BF<br>FF2080 | Internal flash program memory or external program memory<br>(Notes 1 and 2). After reset, the first instruction is fetched from FF2080H. | Extended                                           |
| FF207F<br>FF2000 | Internal flash special-purpose memory or external special-purpose memory (CCBs, interrupt vectors, and PTS vectors) (Notes 1 and 2)      | Extended                                           |
| FF1FFF<br>FC0000 | Internal flash program memory or external program memory (Notes 1 and 2)                                                                 | Extended                                           |
| FBFFFF<br>FB0000 | External memory or I/O (Note 1)                                                                                                          | Extended                                           |
| FAFFFF<br>E10000 | External memory or I/O                                                                                                                   | Extended                                           |
| E0FFFF<br>010000 | Reserved for future microcontrollers, do not access these locations. (Note 3)                                                            | _                                                  |
| 00FFFF<br>002000 | External memory or I/O                                                                                                                   | Indirect, indexed,<br>extended                     |
| 001FFF<br>001FE0 | Memory-mapped special-function registers (SFRs)                                                                                          | Indirect, indexed,<br>extended                     |
| 001FDF<br>001E00 | Peripheral special-function registers (SFRs)                                                                                             | Indirect, indexed,<br>extended,<br>windowed direct |
| 001DFF<br>001D00 | CAN special-function registers (SFRs)                                                                                                    | Indirect, indexed,<br>extended,<br>windowed direct |
| 001CFF<br>001C00 | Upper register file (general-purpose register RAM)                                                                                       | Indirect, indexed,<br>extended,<br>windowed direct |
| 001BFF<br>000F00 | External memory or I/O                                                                                                                   | Indirect, indexed,<br>extended                     |

NOTES:

1. During test ROM execution mode, the contents of pages FFH and FBH are swapped. This allows the microcontroller to enter a test ROM routine after reset.

2. Accesses to these locations go to internal flash if EA# is high or an external device if EA# is low.

3. Since the upper three address bits, A23:21, are not connected to external pins, these address locations are unique internally, but not externally. For example, addresses 200F20H, 400F20H, 600F20H appear externally on address pins A20:0 as 000F20H.

4. The IRAM\_CON register determines whether accesses to these locations go to internal code/data RAM or external memory. Accesses to these locations go internal if IRAM\_CON.6 = 0 and external if IRAM\_CON.6 = 1.



#### Table 4. Intel<sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller Address Map (Sheet 2 of 2)

| Hex<br>Address   | Description                                        | Addressing Modes<br>for Data Accesses              |
|------------------|----------------------------------------------------|----------------------------------------------------|
| 000EFF<br>000400 | Internal code/data RAM or external memory (Note 4) | Indirect, indexed,<br>extended                     |
| 0003FF<br>000100 | Upper register file (general-purpose register RAM) | Indirect, indexed,<br>extended,<br>windowed direct |
| 0000FF<br>000018 | Lower register file (general-purpose register RAM) | Direct, indirect,<br>indexed, extended             |
| 000017<br>000000 | Lower register file (stack pointer and CPU SFRs)   | Direct, indirect,<br>indexed, extended             |

#### NOTES:

1. During test ROM execution mode, the contents of pages FFH and FBH are swapped. This allows the microcontroller to enter a test ROM routine after reset.

2. Accesses to these locations go to internal flash if EA# is high or an external device if EA# is low.

 Since the upper three address bits, A23:21, are not connected to external pins, these address locations are unique internally, but not externally. For example, addresses 200F20H, 400F20H, 600F20H appear externally on address pins A20:0 as 000F20H.

4. The IRAM\_CON register determines whether accesses to these locations go to internal code/data RAM or external memory. Accesses to these locations go internal if IRAM\_CON.6 = 0 and external if IRAM\_CON.6 = 1.

### inte

#### ABSOLUTE MAXIMUM RATINGS<sup>†</sup>

| Storage Temperature60°C to +150°C                                 |
|-------------------------------------------------------------------|
| $V_{CC}$ Supply Voltage with Respect to $V_{SS}$ –0.5 V to +6.0 V |
| V <sub>PP</sub> (maximum)13.0 V                                   |
| Power Dissipation 1.5 W                                           |

#### **OPERATING CONDITIONS<sup>†</sup>**

| T <sub>C</sub> (Case Temperature Under Bias) (note 4)        |  |  |  |  |  |  |  |
|--------------------------------------------------------------|--|--|--|--|--|--|--|
| Extended Temperature –40°C to +85°C                          |  |  |  |  |  |  |  |
| Commercial Temperature 0°C to +70°C                          |  |  |  |  |  |  |  |
| $V_{CC}$ (Digital Supply Voltage) 4.75 V to 5.25 V           |  |  |  |  |  |  |  |
| $V_{PP}$ (normal operation) tie to $V_{SS}$                  |  |  |  |  |  |  |  |
| $V_{\text{PP}}$ (Flash program/erase)11.4 V to 12.6 V        |  |  |  |  |  |  |  |
| $V_{REF}$ (Analog Supply Voltage) 4.75 V to 5.25 V           |  |  |  |  |  |  |  |
| $F_{XTAL1}$ (Input frequency for $V_{CC}$ = 4.75 V – 5.25 V) |  |  |  |  |  |  |  |
| (Notes 1, 2, 3) 16MHz to 40MHz                               |  |  |  |  |  |  |  |
|                                                              |  |  |  |  |  |  |  |

NOTICE: This datasheet contains information on products being sampled or in the initial production phase of development. The specifications are subject to change without notice. Verify with your local Intel sales office that you have the latest datasheet before finalizing a design.

<sup>†</sup>WARNING: Stressing the device bevond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

#### NOTE:

1. This device is static and should operate below 1 Hz, but has been tested only down to 16 MHz.

2. When the phase-locked loop (PLL) circuitry is enabled, the minimum input frequency on XTAL1 is 6 MHz. The PLL cannot be run at frequencies lower than 24 MHz in 4X mode.

- 3. Assume an external clock. The maximum frequency for an external crystal oscillator is 20MHz.
- 4. Flash programming and erase operations only guaranteed to work from 0°C to +70°C.

#### 5.1 **DC Characteristics**

#### Table 5. DC Characteristics at $V_{cc} = 4.75 V - 5.25 V$ (Sheet 1 of 2)

| Sym               | Parameter                               | Min | Typical<br>(Note 1) | Max | Units | Test Conditions                             |
|-------------------|-----------------------------------------|-----|---------------------|-----|-------|---------------------------------------------|
| I <sub>CC</sub>   | V <sub>CC</sub> supply current<br>40MHz |     | 100                 | 130 | mA    | V <sub>CC</sub> = 5.25 V<br>Device in Reset |
| I <sub>IDLE</sub> | Idle mode current<br>40MHz              |     | 60                  | 85  | mA    | V <sub>CC</sub> = 5.25 V                    |
| I <sub>PD</sub>   | Powerdown mode<br>current               |     | 50                  |     | μA    | V <sub>CC</sub> = 5.25 V                    |

NOTES:

1. Typical values are based on a limited number of samples and are not guaranteed. The values listed are at room temperature with V<sub>CC</sub> = 5.0 V. 2. For P2.7:0, P3.7:0, P4.7:0, P5.7:0, P6.7:0, P7.7:0, P8.7:0, P9.7:0, RESET#, NMI, CRIN, CRDCLK, ONCE#,

and XTAL1.

3. The maximum injection current is not tested. The device is designed to meet this specification.

4. Pin capacitance is not tested. This value is based on design simulations.

#### DC Characteristics at $V_{cc}$ = 4.75 V – 5.25 V (Sheet 2 of 2) Table 5.

| Sym               | Parameter                                                                            | Min                                                | Typical<br>(Note 1) | Max                      | Units          | Test Conditions                                                                                                                                               |
|-------------------|--------------------------------------------------------------------------------------|----------------------------------------------------|---------------------|--------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>REF</sub>  | A/D reference supply<br>current                                                      |                                                    |                     | 6                        | mA             | $\label{eq:cc} \begin{array}{l} {\sf XTAL1} = 40 \; {\sf MHz} \\ {\sf V}_{\rm CC} = {\sf V}_{\rm REF} = 5.25 \; {\sf V} \\ {\sf Device in Reset} \end{array}$ |
| I <sub>INJD</sub> | Maximum injection<br>current per port on<br>bidirectional pins<br>(Note 3)           | -10                                                |                     | 10                       | mA             |                                                                                                                                                               |
| ILI               | Input leakage current<br>(Standard inputs except<br>analog inputs)                   | -10                                                |                     | 10                       | μA             | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>CC</sub>                                                                                                           |
| I <sub>LI1</sub>  | Input leakage current<br>(analog inputs)                                             | -300                                               |                     | 300                      | nA             | $V_{SS}$ + 100 mV < $V_{IN}$ < $V_{REF}$ – 100 mV                                                                                                             |
| I <sub>IH</sub>   | Input high current<br>(NMI only)                                                     |                                                    |                     | 175                      | μA             | NMI = V <sub>CC</sub> = 5.25 V                                                                                                                                |
| V <sub>IL1</sub>  | Input low voltage<br>(Note 2)                                                        | -0.5                                               |                     | 0.3 V <sub>CC</sub>      | V              |                                                                                                                                                               |
| V <sub>IH1</sub>  | Input high voltage<br>(Note 2)                                                       | 0.7 V <sub>CC</sub>                                |                     | V <sub>CC</sub> +<br>0.5 | V              |                                                                                                                                                               |
| V <sub>OL1</sub>  | Output low voltage<br>(output configured as<br>complementary)                        |                                                    |                     | 0.3<br>0.45<br>1.5       | V<br>V<br>V    | I <sub>OL</sub> = 200 μA<br>I <sub>OL</sub> = 3.2 mA<br>I <sub>OL</sub> = 7 mA                                                                                |
| V <sub>OH1</sub>  | Output high voltage<br>(output configured as<br>complementary)                       | $V_{CC} - 0.3$<br>$V_{CC} - 0.7$<br>$V_{CC} - 1.5$ |                     |                          | V<br>V<br>V    | I <sub>OH</sub> = -200 μA<br>I <sub>OH</sub> = -3.2 mA<br>I <sub>OH</sub> = -7 mA                                                                             |
| I <sub>OH2</sub>  | Output high current in<br>reset (on any pin<br>except ONCE# and<br>TMODE <i>x</i> #) | -30<br>-65<br>-75                                  |                     | -140<br>-280<br>-350     | μΑ<br>μΑ<br>μΑ | $V_{OH2} = V_{CC} - 1 V$<br>$V_{OH2} = V_{CC} - 2.5 V$<br>$V_{OH2} = V_{CC} - 4 V$                                                                            |
| V <sub>OL2</sub>  | Output low voltage in reset (on ALE)                                                 |                                                    |                     | 0.5                      | V              | l <sub>OL</sub> = 15 μA                                                                                                                                       |
| V <sub>HYS</sub>  | Hysteresis voltage on<br>RESET#                                                      | 700                                                |                     |                          | mV             |                                                                                                                                                               |
| CS                | Pin Capacitance (any pin to V <sub>SS</sub> ) (Note 4)                               |                                                    |                     | 10                       | pF             | Not tested                                                                                                                                                    |
| R <sub>RST</sub>  | Pull-up resistor on<br>RESET# pin                                                    | 9                                                  |                     | 95                       | kΩ             | $V_{CC} = 5.25 V$<br>$V_{IN} = 4 V$                                                                                                                           |
| lpph              | V <sub>PP</sub> Current during<br>erase/write operation                              |                                                    |                     | 40                       | mA             |                                                                                                                                                               |

NOTES:

1. Typical values are based on a limited number of samples and are not guaranteed. The values listed are at room temperature with V<sub>CC</sub> = 5.0 V. 2. For P2.7:0, P3.7:0, P4.7:0, P5.7:0, P6.7:0, P7.7:0, P8.7:0, P9.7:0, RESET#, NMI, CRIN, CRDCLK, ONCE#,

and XTAL1.

3. The maximum injection current is not tested. The device is designed to meet this specification.

4. Pin capacitance is not tested. This value is based on design simulations.

### 6.0 Explanation of AC Symbols

#### Table 6. AC Timing Symbol Definitions

| Character | Signal(s)                                                           |  |  |  |  |
|-----------|---------------------------------------------------------------------|--|--|--|--|
| A         | AD15:0, A20:0                                                       |  |  |  |  |
| BR        | BREQ#                                                               |  |  |  |  |
| С         | CLKOUT                                                              |  |  |  |  |
| D         | AD15:0, AD7:0, RXD (SIO mode 0 input data), SDx (SSIO input data)   |  |  |  |  |
| Н         | CRBUSY#                                                             |  |  |  |  |
| L         | ALE/ADV#                                                            |  |  |  |  |
| Q         | AD15:0, AD7:0, RXD (SIO mode 0 output data), SDx (SSIO output data) |  |  |  |  |
| R         | RD#                                                                 |  |  |  |  |
| S         | CS <i>x</i> #                                                       |  |  |  |  |
| W         | WR#, WRH#, WRL#                                                     |  |  |  |  |
| Х         | XTAL1, TXD (SIO clock), SCx (SSIO standard mode clock)              |  |  |  |  |
| Y         | READY                                                               |  |  |  |  |

| Character | Condition                |
|-----------|--------------------------|
| Н         | High                     |
| L         | Low                      |
| V         | Valid                    |
| Х         | No Longer Valid          |
| Z         | Floating (low impedance) |



#### 6.1 AC Characteristics — Multiplexed Bus Mode

Test Conditions: Capacitive load on all pins = 50 pF, Rise and Fall Times = 3 ns.

#### Table 7. AC Characteristics, Multiplexed Bus Mode (Sheet 1 of 2)

| Symbol             | Parameter                                                               | Min     | Max     | Units                 |
|--------------------|-------------------------------------------------------------------------|---------|---------|-----------------------|
| F                  | Frequency on XTAL1, PLL in 1x mode (disabled)                           | 16      | 40      | MHz (1, 2)            |
| F <sub>XTAL1</sub> | Frequency on XTAL1, PLL in 4x mode                                      | 6       | 10      | MHz                   |
| f                  | Operating frequency, f = F <sub>XTAL1</sub> ; PLL in 1x mode (disabled) | 16      | 40      | MHz                   |
|                    | Operating frequency, $f = 4F_{XTAL1}$ ; PLL in 4x mode                  | 24      | 40      | MHz                   |
| t                  | Period, t = 1/f;                                                        | 25      | 62.5    | ns                    |
| T <sub>AVDV</sub>  | Address Valid to Input Data Valid                                       |         | 3t – 40 | ns (3)                |
| T <sub>RLDV</sub>  | RD# Low to Input Data Valid                                             |         | t – 30  | ns (3)                |
| T <sub>CHDV</sub>  | CLKOUT High to Input Data valid                                         |         | 2t – 35 | ns (4)                |
| T <sub>RHDZ</sub>  | RD# High to Input Data Float                                            |         | t + 3   | ns                    |
| T <sub>RXDX</sub>  | Data Hold after RD# Inactive                                            | 0       |         | ns                    |
| T <sub>XHCH</sub>  | XTAL1 Rising Edge to CLKOUT High or Low                                 | 3       | 50      | ns (4)                |
| T <sub>CLCL</sub>  | CLKOUT Cycle Time                                                       | 2t      |         | ns (4)                |
| T <sub>CHCL</sub>  | CLKOUT High Period                                                      | t – 10  | t + 15  | ns (4)                |
| T <sub>CLLH</sub>  | CLKOUT Low to ALE High                                                  | - 10    | 10      | ns (4)                |
| T <sub>LLCH</sub>  | ALE Low to CLKOUT High                                                  | – 15 15 |         | ns (4)                |
| T <sub>LHLH</sub>  | ALE Cycle Time                                                          | 4t      |         | ns (3)                |
| T <sub>LHLL</sub>  | ALE High Period                                                         | t – 10  | t + 10  | ns                    |
| T <sub>AVLL</sub>  | Address Setup to ALE Low                                                | t – 15  |         | ns                    |
| T <sub>LLAX</sub>  | Address Hold after ALE Low                                              | t – 10  |         | ns                    |
| T <sub>LLRL</sub>  | ALE Low to RD# Low                                                      | t – 15  |         | ns                    |
| T <sub>RLCL</sub>  | RD# Low to CLKOUT Low                                                   | - 10    | 20      | ns (4)                |
| T <sub>RLRH</sub>  | RD# Low to RD# High                                                     | t – 10  |         | ns (3)                |
| T <sub>RHLH</sub>  | RD# High to ALE High                                                    | t – 5   | t + 15  | ns (5)                |
| T <sub>RLAZ</sub>  | RD# Low to Address Float                                                |         | 5       | ns                    |
| T <sub>LLWL</sub>  | ALE Low to WR# Low                                                      | t – 12  |         | ns                    |
| T <sub>QVWH</sub>  | Output Data Stable to WR# High                                          | t – 14  |         | ns ( <mark>3</mark> ) |
| T <sub>CHWH</sub>  | CLKOUT High to WR# High                                                 | - 15    | 6.5     | ns (4)                |

NOTES:

1. 20MHz is the maximum input frequency when using an external crystal oscillator; however, 40MHz can be applied with an external clock source.

3. If wait states are used, add  $2t \times n$ , where n = number of wait states.

5. Assuming back-to-back bus cycles.

6. 8-bit bus only.

7. When forcing wait states using the BUSCONx register, add  $2t \times n$ , where n = number of wait states.

8. Exceeding the maximum specification causes additional wait states.

9. The first falling edge of READY is not synchronized to a CLKOUT edge; therefore, one programmed wait state is required.

<sup>2.</sup> Device is static by design, but has been tested only down to 16MHz.

<sup>4.</sup> Assumes CLKOUT is operating in divide-by-two mode (f/2).

#### Table 7. AC Characteristics, Multiplexed Bus Mode (Sheet 2 of 2)

| Symbol            | Parameter                                    | Min      | Max       | Units                     |
|-------------------|----------------------------------------------|----------|-----------|---------------------------|
| T <sub>WLWH</sub> | WR# Low to WR# High                          | t – 10   |           | ns ( <mark>3</mark> )     |
| T <sub>WHQX</sub> | Output Data Hold after WR# High 40 MHz = t-1 | 3 t – 13 |           | ns                        |
| T <sub>WHLH</sub> | WR# High to ALE High                         | t – 15   | t + 20    | ns                        |
| T <sub>WHBX</sub> | BHE#, INST Hold after WR# High               | t – 4    |           | ns                        |
| T <sub>WHAX</sub> | AD15:8, CSx# Hold after WR# High 40 MHz = t- | 9 t – 9  |           | ns ( <mark>6</mark> )     |
| T <sub>RHBX</sub> | BHE#, INST Hold after RD# High               | t – 5    |           | ns ( <mark>6</mark> )     |
| T <sub>RHAX</sub> | AD15:8, CS <i>x</i> # Hold after RD# High    | t – 5    |           | ns ( <mark>6</mark> )     |
| T <sub>WHSH</sub> | A20:0, CSx# Hold after WR# High              | - 0.5    |           | ns                        |
| T <sub>RHSH</sub> | A20:0, CSx# Hold after RD# High              | 0        |           | ns                        |
| T <sub>AVYV</sub> | AD15:0 Valid to READY Setup                  |          | 2t – 55   | ns (7)                    |
| T <sub>CLYX</sub> | READY Hold after CLKOUT Low                  | 0        | 2t – 45   | ns ( <mark>4,8,9</mark> ) |
| T <sub>YLYH</sub> | READY Low to READY High                      | No Upp   | per Limit | ns                        |

#### NOTES:

1. 20MHz is the maximum input frequency when using an external crystal oscillator; however, 40MHz can be applied with an external clock source.

2. Device is static by design, but has been tested only down to 16MHz.

3. If wait states are used, add  $2t \times n$ , where n = number of wait states.

4. Assumes CLKOUT is operating in divide-by-two mode (f/2).

5. Assuming back-to-back bus cycles.

6. 8-bit bus only.

7. When forcing wait states using the BUSCONx register, add  $2t \times n$ , where n = number of wait states.

8. Exceeding the maximum specification causes additional wait states.

9. The first falling edge of READY is not synchronized to a CLKOUT edge; therefore, one programmed wait state is required.

#### Intel<sup>®</sup> 88CO196EC

### intel



#### Figure 4. System Bus Timing Diagram (Multiplexed Bus Mode)





#### Figure 5. READY Timing Diagram (Multiplexed Bus Mode)



#### 6.2 AC Characteristics — Demultiplexed Bus Mode

Test Conditions: Capacitive load on all pins = 50 pF, Rise and Fall Times = 3 ns.

#### Table 8. AC Characteristics, Demultiplexed Bus Mode (Sheet 1 of 2)

| Symbol             | Parameter                                                               | Min     | Max     | Units                   |
|--------------------|-------------------------------------------------------------------------|---------|---------|-------------------------|
| F <sub>XTAL1</sub> | Frequency on XTAL1, PLL in 1x mode (disabled)                           | 16      | 40      | MHz<br>(1,2)            |
|                    | Frequency on XTAL1, PLL in 4x mode                                      | 6       | 10      | MHz                     |
| f                  | Operating frequency, f = F <sub>XTAL1</sub> ; PLL in 1x mode (disabled) | 16      | 40      | MHz                     |
|                    | Operating frequency, $f = 2F_{XTAL1}$ ; PLL in 4x mode                  | 24      | 40      | MHz                     |
| t                  | Period, $t = 1/f$                                                       | 25      | 62.5    | ns                      |
| T <sub>AVDV</sub>  | Address Valid to Input Data Valid                                       |         | 4t -40  | ns (3)                  |
| T <sub>RLDV</sub>  | RD# Low to Input Data Valid                                             |         | 3t – 35 | ns (3)                  |
| T <sub>AVWL</sub>  | Address Valid to WR# Low                                                | t       |         | ns                      |
| T <sub>AVRL</sub>  | Address Valid to RD# Low                                                | t – 8   |         | ns                      |
| T <sub>SLDV</sub>  | CSx# Low to Data Valid                                                  |         | 4t - 40 | ns (3)                  |
| T <sub>CHDV</sub>  | CLKOUT High to Input Data Valid                                         |         | 2t - 35 | ns (4)                  |
| T <sub>RHRL</sub>  | Read High to Read Low                                                   | t – 5   |         | ns                      |
| T <sub>RXDX</sub>  | Data Hold after RD# Inactive                                            | 0       |         | ns                      |
| T <sub>XHCH</sub>  | XTAL1 High to CLKOUT High or Low                                        | 3       | 50      | ns (4)                  |
| T <sub>CLCL</sub>  | CLKOUT Cycle Time                                                       | 2t      |         | ns (4)                  |
| T <sub>CHCL</sub>  | CLKOUT High Period                                                      | t – 10  | t + 15  | ns (4)                  |
| T <sub>CLLH</sub>  | CLKOUT High ALE Low                                                     | - 10    | 10      | ns (4)                  |
| T <sub>LLCH</sub>  | ALE High to CLKOUT Low                                                  | - 15    | 15      | ns (4)                  |
| T <sub>LHLH</sub>  | ALE Cycle Time                                                          | 4t      |         | ns ( <mark>3,5</mark> ) |
| T <sub>LHLL</sub>  | ALE High Period                                                         | t – 10  | t + 10  | ns                      |
| T <sub>RLCL</sub>  | RD# Low to CLKOUT Low                                                   | – 15    | 5       | ns (4)                  |
| T <sub>RLRH</sub>  | RD# Low to RD# High                                                     | 3t – 18 |         | ns ( <mark>3</mark> )   |
| T <sub>RHLH</sub>  | RD# High to ALE Low                                                     | t – 4   | t + 15  | ns (5)                  |
| T <sub>WLCL</sub>  | WR# Low to CLKOUT Low                                                   | - 15    | 5       | ns (4)                  |
| T <sub>QVWH</sub>  | Output Data Stable to WR# High                                          | 3t – 25 |         | ns ( <mark>5</mark> )   |
| T <sub>CHWH</sub>  | CLKOUT High to WR# High                                                 | - 11    | 10      | ns (4)                  |

1. Device is static by design but has been tested only down to 16MHz.

2. 20MHz is the maximum input frequency when using an external crystal oscillator; however, 40MHz can be applied with an external clock source.

3. If wait states are used, add  $2t \times n$ , where n = number of wait states.

4. Assumes CLKOUT is operating in divide-by-two mode (f/2).

5. Assuming back-to-back bus cycles.

6. When forcing wait states using the BUSCON register, add  $2t \times n$ .

7. Exceeding the maximum specification causes additional wait states.

8. The first falling edge of READY is not synchronized to a CLKOUT edge; therefore, one programmed wait state is required.

9. 8-bit bus only.

#### Table 8. AC Characteristics, Demultiplexed Bus Mode (Sheet 2 of 2)

| Symbol            | Parameter                       | Min     | Max      | Units                 |
|-------------------|---------------------------------|---------|----------|-----------------------|
| T <sub>WLWH</sub> | WR# Low to WR# High             | 3t – 18 |          | ns (3)                |
| T <sub>WHQX</sub> | Output Data Hold after WR# High | t – 2   | t + 20   | ns                    |
| T <sub>WHLH</sub> | WR# High to ALE High            | t – 5   | t + 10   | ns (3)                |
| T <sub>WHBX</sub> | BHE#, INST Hold after WR# High  | t – 5   |          | ns                    |
| T <sub>WHAX</sub> | A20:0, CSx# Hold after WR# High | 0       |          | ns                    |
| T <sub>RHBX</sub> | BHE#, INST Hold after RD# High  | t – 5   |          | ns                    |
| T <sub>RHAX</sub> | A20:0, CSx# Hold after RD# High | 0       |          | ns                    |
| T <sub>AVYV</sub> | A20:0 Valid to READY Setup      |         | 3t – 45  | ns ( <mark>6</mark> ) |
| T <sub>CLYX</sub> | READY Hold after CLKOUT Low     | 0       | 2t – 36  | ns (7,8,9)            |
| T <sub>YLYH</sub> | READY Low to READY High         | No Upp  | er Limit | ns                    |

1. Device is static by design but has been tested only down to 16MHz.

2. 20MHz is the maximum input frequency when using an external crystal oscillator; however, 40MHz can be applied with an external clock source.

3. If wait states are used, add  $2t \times n$ , where n = number of wait states.

4. Assumes CLKOUT is operating in divide-by-two mode (f/2).

5. Assuming back-to-back bus cycles.

6. When forcing wait states using the BUSCON register, add  $2t \times n$ .

7. Exceeding the maximum specification causes additional wait states.

8. The first falling edge of READY is not synchronized to a CLKOUT edge; therefore, one programmed wait state is required.

9. 8-bit bus only.



#### Figure 6. System Bus Timing Diagram (Demultiplexed Bus Mode)





#### Figure 7. READY Timing Diagram (Demultiplexed Bus Mode)



#### 6.3 Deferred Bus Timing Mode

The deferred bus cycle mode (enabled by setting CCR1.5) reduces bus contention when using the Intel<sup>®</sup> 88CO196EC in demultiplexed mode with slow memories. As shown in Figure 8, a delay of 2t occurs in the first bus cycle following a chip-select output change or the first write cycle following a read cycle.

#### Figure 8. Deferred Bus Mode Timing Diagram



### 6.4 AC Characteristics — Serial Port, Mode 0

#### Table 9.Serial Port Timing — Mode 0<sup>†</sup>

| Symbol            | Parameter                                                                                              | Min                | Max                | Units    |
|-------------------|--------------------------------------------------------------------------------------------------------|--------------------|--------------------|----------|
| T <sub>XLXL</sub> | Serial Port Clock period<br>SP_BAUD $\geq x$ 002H<br>SP_BAUD = $x$ 001H <sup>††</sup>                  | 6t<br>4t           |                    | ns<br>ns |
| T <sub>XLXH</sub> | Serial Port Clock falling edge to rising edge<br>SP_BAUD $\ge x$ 002H<br>SP_BAUD = x001H <sup>††</sup> | 4t – 27<br>2t – 27 | 4t + 27<br>2t + 27 | ns<br>ns |
| T <sub>QVXH</sub> | Output data setup to clock high                                                                        | 4t - 30            |                    | ns       |
| T <sub>XHQX</sub> | Output data hold after clock high                                                                      | 2t - 30            |                    | ns       |
| T <sub>XHQV</sub> | Next output data valid after clock high                                                                |                    | 2t + 30            | ns       |
| T <sub>DVXH</sub> | Input data setup to clock high                                                                         | 2t + 30            |                    | ns       |
| T <sub>XHDX</sub> | Input data hold after clock high                                                                       | 0                  |                    | ns       |
| T <sub>XHQZ</sub> | Last clock high to output float                                                                        |                    | t + 30             | ns       |

 $\dagger$   $\;$  These timings are not tested and not guaranteed.

†† The minimum baud-rate (SP\_BAUD) register value for receptions is x002H and the minimum baud-rate (SP\_BAUD) register value for transmissions is x001H.

#### Figure 9. Serial Port Waveform — Mode





#### 6.5 AC Characteristics — Synchronous Serial Port

#### Table 10. Synchronous Serial Port Timing

| Symbol            | Parameter                                                 | Min     | Max       | Units |
|-------------------|-----------------------------------------------------------|---------|-----------|-------|
| T <sub>CLCL</sub> | Synchronous Serial Port Clock period                      | 4t      |           | ns    |
| T <sub>CLCH</sub> | Synchronous Serial Port Clock falling edge to rising edge | 2t – 10 |           | ns    |
| T <sub>D1DV</sub> | Setup time for MSB output <sup>†</sup>                    | t       |           | ns    |
| T <sub>CLDX</sub> | Output data change after clock low                        | 0.5t    | 1.5t + 20 | ns    |
| T <sub>DVCX</sub> | Setup time for input data                                 | 10      |           | ns    |
| T <sub>DXCX</sub> | Input data hold after clock high                          | t + 5   |           | ns    |

† Refer to the "Programming Considerations" section of chapter 9, "Synchronous Serial I/O Port" in the Intel<sup>®</sup> 88CO196EC CHMOS 16-Bit Microcontroller 196EC User's Manual.

#### Figure 10. Synchronous Serial Port



### 6.6 AC Characteristics — Serial Debug Unit

#### Table 11. Serial Debug Unit Timing

| Symbol            | Parameter                               | Min    | Max     | Units |
|-------------------|-----------------------------------------|--------|---------|-------|
| T <sub>CLCL</sub> | Code RAM clock cycle time               | 2t     |         | ns    |
| T <sub>CHCL</sub> | Code RAM clock high period              | t      |         | ns    |
| T <sub>DVCH</sub> | Input data setup to clock high          | 10     |         | ns    |
| T <sub>CHDX</sub> | Input data hold after clock high        | t + 10 |         | ns    |
| T <sub>QVCH</sub> | Output data setup to clock high         | t – 10 |         | ns    |
| T <sub>CHQX</sub> | Output data hold after clock high       | t – 10 |         | ns    |
| T <sub>CHQV</sub> | Next output data valid after clock high |        | t + 10  | ns    |
| T <sub>CHHL</sub> | Last clock high to CRBUSY# low          |        | 3t + 20 | ns    |

#### Figure 11. Serial Debug Unit





#### 6.7 A/D Sample and Conversion Times

Two parameters, sample time and conversion time, control the time required for an A/D conversion. The sample time is the length of time that the analog input voltage is actually connected to the sample capacitor. If this time is too short, the sample capacitor will not charge completely. If the sample time is too long, the input voltage may change and cause conversion errors. The conversion time is the length of time required to convert the analog input voltage stored on the sample capacitor to a digital value. The conversion time must be long enough for the comparator and circuitry to settle and resolve the voltage. Excessively long conversion times allow the sample capacitor to discharge, degrading accuracy.

The AD\_TIME register programs the A/D sample and conversion times. Use the  $T_{SAM}$  and  $T_{CONV}$  specifications in Table 12 and Table 14 to determine appropriate values for SAM and CONV; otherwise, erroneous conversion results may occur.

When the SAM and CONV values are known, write them to the AD\_TIME register. Do not write to this register while a conversion is in progress; the results are unpredictable.

Use the following formulas to determine the SAM and CONV values.

$$SAM = \frac{T_{SAM} \times f - 2}{8}$$
$$CONV = \left[\frac{T_{CONV} \times f - 3}{2 \times B}\right] - 1$$

where:

| SAM               | equals a number, 1 to 7, to be written to the AD_TIME register  |
|-------------------|-----------------------------------------------------------------|
| CONV              | equals a number, 2 to 31, to be written to the AD_TIME register |
| T <sub>SAM</sub>  | is the sample time, in $\mu sec$ (Table 12 and Table 14)        |
| T <sub>CONV</sub> | is the conversion time, in $\mu$ sec (Table 12 and Table 14)    |
| f                 | is the operating frequency, in MHz                              |
| В                 | is the number of bits to be converted (8 or 10)                 |



#### 6.7.1 AC Characteristics — A/D Converter, 10-Bit Mode

#### Table 12. **10-bit A/D Operating Conditions**

| Symbol            | Description            | Min  | Max   | Units | Notes |
|-------------------|------------------------|------|-------|-------|-------|
|                   |                        |      |       |       | 1     |
| T <sub>C</sub>    | Case Temperature       | - 40 | + 125 | °C    |       |
| V <sub>CC</sub>   | Digital Supply Voltage | 4.75 | 5.25  | V     |       |
| V <sub>REF</sub>  | Analog Supply Voltage  | 4.75 | 5.25  | V     | 2     |
| T <sub>SAM</sub>  | Sample Time            | 1.0  |       | μS    | 3     |
| T <sub>CONV</sub> | Conversion Time        | 10.0 | 15.0  | μS    | 3     |

#### NOTES:

ANGND and V<sub>SS</sub> should nominally be at the same potential.
 V<sub>REF</sub> must not exceed V<sub>CC</sub> by more than + 0.5 V because V<sub>REF</sub> supplies both the resistor ladder and the analog portion of the converter and input port pins.
 Program the AD\_TIME register to meet the T<sub>SAM</sub> and T<sub>CONV</sub> specifications.

#### Table 13. **10-Bit Mode A/D Characteristics Over Specified Operating Conditions**

| Parameter                              | Typical <sup>(2)</sup> | Min    | Max              | Units <sup>(3)</sup> | Notes   |
|----------------------------------------|------------------------|--------|------------------|----------------------|---------|
|                                        |                        |        |                  |                      | 1       |
| Resolution                             |                        | 1024   | 1024             | Levels               |         |
| Resolution                             |                        | 10     | 10               | Bits                 |         |
| Absolute Error                         |                        | 0      | ± 3.0            | LSBs                 |         |
| Full-scale Error                       | $0.25\pm0.5$           |        |                  | LSBs                 |         |
| Zero Offset Error                      | $0.25\pm0.5$           |        |                  | LSBs                 |         |
| Nonlinearity                           | 1.0 ± 2.0              |        | ± 3.0            | LSBs                 |         |
| Differential Nonlinearity              |                        | - 0.75 | + 0.75           | LSBs                 |         |
| Channel-to-channel Matching            | ± 0.1                  | 0      | ± 1.0            | LSBs                 |         |
| Repeatability                          | ± 0.25                 | 0      |                  | LSBs                 |         |
| Temperature Coefficients:              |                        |        |                  |                      |         |
| Offset                                 | 0.009                  |        |                  | LSB/°C               |         |
| Full-scale                             | 0.009                  |        |                  | LSB/°C               |         |
| Differential Nonlinearity              | 0.009                  |        |                  | LSB/°C               |         |
| Off-isolation                          |                        | - 60   |                  | dB                   | 2, 4, 5 |
| Feedthrough                            | - 60                   |        |                  | dB                   | 2, 4    |
| V <sub>CC</sub> Power Supply Rejection | - 60                   |        |                  | dB                   | 2, 4    |
| Input Series Resistance                |                        | 750    | 1.2k             | W                    | 6       |
| Voltage on Analog Input Pin            |                        | ANGND  | V <sub>REF</sub> | V                    | 7       |
| Sampling Capacitor                     | 3.0                    |        |                  | pF                   |         |
| DC Input Leakage                       | ± 100                  | 0      | ± 300            | nA                   | 8       |

NOTES:

1. All conversions were performed with processor in idle mode.

2. Most devices will need these values at 25°C, but they are not tested or guaranteed.

3. An LSB, as used here, has a value of approximately 5 mV.

4. DC to 100 KHz.

5. Multiplexer break-before-make guaranteed.

6. Resistance from device pin, through internal multiplexer, to sample capacitor. 7. Applying voltage beyond these specifications will degrade the accuracy of other channels being converted. 8. 100 mV <  $V_{IN}$  <  $V_{REF}$  – 100 mV.



#### 6.7.2 AC Characteristics — A/D Converter, 8-Bit Mode

#### Table 14. 8-Bit A/D Operating Conditions

| Symbol            | Description            | Min  | Max   | Units | Notes |
|-------------------|------------------------|------|-------|-------|-------|
|                   |                        |      |       |       | 1     |
| T <sub>C</sub>    | Case Temperature       | - 40 | + 125 | °C    |       |
| v <sub>CC</sub>   | Digital Supply Voltage | 4.75 | 5.25  | V     |       |
| V <sub>REF</sub>  | Analog Supply Voltage  | 4.75 | 5.25  | V     | 2     |
| T <sub>SAM</sub>  | Sample Time            | 1.0  |       | μS    | 3     |
| T <sub>CONV</sub> | Conversion Time        | 8.0  | 12.8  | μS    | 3     |

#### NOTES:

1. ANGND and  $\mathrm{V}_{\mathrm{SS}}$  should nominally be at the same potential.

 V<sub>REF</sub> must not exceed V<sub>CC</sub> by more than + 0.5 V because V<sub>REF</sub> supplies both the resistor ladder and the analog portion of the converter and input port pins.

3. Program the AD\_TIME register to meet the T<sub>SAM</sub> and T<sub>CONV</sub> specifications.

#### Table 15. 8-Bit Mode A/D Characteristics Over Specified Operating Conditions

| Parameter                              | Typical <sup>(2)</sup> | Min   | Max              | Units <sup>(3)</sup> | Notes   |
|----------------------------------------|------------------------|-------|------------------|----------------------|---------|
|                                        |                        |       |                  |                      | 1       |
| Resolution                             |                        | 256   | 256              | Levels               |         |
| Resolution                             |                        | 8     | 8                | Bits                 |         |
| Absolute Error                         |                        | 0     | ±1.0             | LSBs                 |         |
| Full-scale Error                       | ± 0.5                  |       |                  | LSBs                 |         |
| Zero Offset Error                      | ± 0.5                  |       |                  | LSBs                 |         |
| Nonlinearity                           |                        | 0     | ± 1.0            | LSBs                 |         |
| Differential Nonlinearity              |                        | - 0.5 | + 0.5            | LSBs                 |         |
| Channel-to-channel Matching            |                        | 0     | ±1.0             | LSBs                 |         |
| Repeatability                          | ± 0.25                 | 0     |                  | LSBs                 |         |
| Temperature Coefficients:              |                        |       |                  |                      |         |
| Offset                                 | 0.003                  |       |                  | LSB/°C               |         |
| Full-scale                             | 0.003                  |       |                  | LSB/°C               |         |
| Differential Nonlinearity              | 0.003                  |       |                  | LSB/°C               |         |
| Off Isolation                          |                        | - 60  |                  | dB                   | 2, 4, 5 |
| Feedthrough                            | - 60                   |       |                  | dB                   | 2, 4    |
| V <sub>CC</sub> Power Supply Rejection | - 60                   |       |                  | dB                   | 2, 4    |
| Input Series Resistance                |                        | 750   | 1.2K             | Ω                    | 6       |
| Voltage on Analog Input Pin            |                        | ANGND | V <sub>REF</sub> | V                    | 7       |
| Sampling Capacitor                     | 3.0                    |       |                  | pF                   |         |
| DC Input Leakage                       | 100                    | 0     | 300              | nA                   | 8       |

NOTES:

1. All conversions were performed with processor in idle mode.

2. Most parts will need these values at 25°C, but they are not tested or guaranteed.

3. An LSB, as used here, has a value of approximately 5 mV.

4. DC to 100 KHz.

5. Multiplexer break-before-make guaranteed.

6. Resistance from device pin, through internal multiplexer, to sample capacitor.

7. Applying voltage beyond these specifications will degrade the accuracy of other channels being converted.

8. 100 mV <  $V_{IN}$  <  $V_{REF}$  – 100 mV.

### 6.8 External Clock Drive

#### Table 16.External Clock Drive

| Symbol             | Parameter                                                            | Min                    | Max                    | Units |
|--------------------|----------------------------------------------------------------------|------------------------|------------------------|-------|
| E                  | Frequency on XTAL1 (1/T <sub>XLXL</sub> ), PLL in 1x mode (disabled) | 16                     | 40 <sup>†</sup>        | MHz   |
| F <sub>XTAL1</sub> | Frequency on XTAL1 (1/T <sub>XLXL</sub> ), PLL in 4x mode            | 6                      | 10                     | MHz   |
| T <sub>XTAL1</sub> | Oscillator Period (T <sub>XLXL</sub> )                               | 25                     | 62.5                   | ns    |
| T <sub>XHXX</sub>  | High Time                                                            | 0.35T <sub>XTAL1</sub> | 0.65T <sub>XTAL1</sub> | ns    |
| T <sub>XLXX</sub>  | Low Time                                                             | 0.35T <sub>XTAL1</sub> | 0.65T <sub>XTAL1</sub> | ns    |
| T <sub>XLXH</sub>  | Rise Time                                                            |                        | 10                     | ns    |
| T <sub>XHXL</sub>  | Fall Time                                                            |                        | 10                     | ns    |

† 20 MHz is the maximum input frequency when using an external crystal oscillator; however, 40 MHz can be applied with an external clock source.

#### Figure 12. External Clock Drive Waveforms





#### 6.9 Test Output Waveforms

#### Figure 13. AC Testing Output Waveforms



#### Figure 14. Float Waveforms During 5.0 Volt Testing



#### 6.10 Flash Memory Erase Performance

#### Table 17. Flash Memory Erase Performance

| Parameter        | Note | Min | Typical<br>(see note) | Мах | Unit |
|------------------|------|-----|-----------------------|-----|------|
| Flash erase time |      |     | 2                     | 10  | Sec. |

**NOTE:** Typical values are based on limited number of samples and are not guaranteed. The values listed are at room temperature with  $V_{CC} = 5 V$ ;  $V_{PP} = 12 V$ .

### 7.0 Thermal Characteristics

All thermal impedance data is approximate for static air conditions at 1 watt of power dissipation. Values will change depending on operating conditions and the application. The Intel *Packaging Handbook* (order number 240800) describes Intel's thermal impedance test methodology. The *Components Quality and Reliability Handbook* (order number 210997) provides quality and reliability information.

#### Table 18. Thermal Characteristics

| Package Type                             | $\theta_{JA}$ | θ <sub>JC</sub> |
|------------------------------------------|---------------|-----------------|
| 1 <u>32</u> -pin PQFP with heat spreader | 29.5 °C/W     | 9 °C/W          |